A switchable DC offset cancellation circuit for time-based degradation correction

Erol D., Güngördü A. D., Dundar G., Yelten M. B.

ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, vol.106, no.3, pp.485-491, 2021 (SCI-Expanded) identifier identifier

  • Publication Type: Article / Article
  • Volume: 106 Issue: 3
  • Publication Date: 2021
  • Doi Number: 10.1007/s10470-020-01714-w
  • Journal Indexes: Science Citation Index Expanded (SCI-EXPANDED), Scopus, Aerospace Database, Applied Science & Technology Source, Communication Abstracts, Compendex, Computer & Applied Sciences, INSPEC, Metadex, DIALNET, Civil Engineering Abstracts
  • Page Numbers: pp.485-491
  • Istanbul Technical University Affiliated: Yes


This paper focuses on observing the aging impact of a DC offset cancellation circuit (DCOC) on the performance of an amplifier subject to time-based degradation, also known as aging. The circuit can be activated or deactivated to reduce the offset voltage that arises due to possible mismatches between the aging transistor in an amplifier. The proposed DCOC is designed along with a fully differential amplifier. It is fabricated in the low power TSMC 40 nm CMOS technology by using a single power supply of 1.1 V. Post-layout simulation results demonstrate that the offset suppression can be realized both in the Monte Carlo (MC) and corner analysis. In the measurement results of the fabricated chips, the DC offset, which is present before the deactivation of the DCOC, is suppressed by 19.25 dB.